DocumentCode :
3346408
Title :
A data merging technique for high-speed low-power multiply accumulate units
Author :
Fayed, Ayman ; Elgharbawy, Walid ; Bayoumi, Magdy
Author_Institution :
Intel Corp., Hillsboro, OR, USA
Volume :
5
fYear :
2004
fDate :
17-21 May 2004
Abstract :
In an attempt to meet the low-power requirements of high performance portable signal processing VLSI systems, while maintaining a high operating speed, a new data merging architecture for high-speed multiply accumulate units is proposed. The architecture can be applied on binary trees constructed using 4:2 compressor circuits. Increasing the speed of operation is achieved by taking advantage of the available free input lines of the compressor circuits, which result from the natural parallelogram shape of the generated partial products and using the bits of the accumulated value to fill in these gaps. This results in merging the accumulation operation within the multiplication process.
Keywords :
VLSI; digital arithmetic; logic design; merging; multiplying circuits; power consumption; signal processing; trees (mathematics); VLSI; binary trees; compressor circuits; data merging technique; digital signal processing; high-speed multiply accumulate units; low-power requirements; partial products reduction tree; portable signal processing systems; power consumption; Circuits; Computer architecture; Costs; Energy consumption; High performance computing; Merging; Portable computers; Shape; Signal processing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Acoustics, Speech, and Signal Processing, 2004. Proceedings. (ICASSP '04). IEEE International Conference on
ISSN :
1520-6149
Print_ISBN :
0-7803-8484-9
Type :
conf
DOI :
10.1109/ICASSP.2004.1327068
Filename :
1327068
Link To Document :
بازگشت