DocumentCode :
3348549
Title :
Single processor-pool MSIMD/MIMD architectures
Author :
Baig, Mohamed S. ; El-Ghazawi, Tarek A. ; Alexandridis, Nikitas A.
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., George Washington Univ., Washington, DC, USA
fYear :
1992
fDate :
1-4 Dec 1992
Firstpage :
460
Lastpage :
467
Abstract :
In multiple SIMD/MIMD (single-instruction multiple-data/multiple-instruction multiple-data) (MSIMD/MIMD) architectures, two different types of processors are used: processing elements (PEs), to support both SIMD and MIMD partitions, and control units (CUs), to support SIMD partitions. In the existing architectures, the role of a processor to run as either PE or CU is determined only at design time. It is shown that this fixed assignment results in performance degradations. Furthermore, a single processor-pool MSIMD/MIMD architectural model with dynamic processor assignments is introduced. A cube-based single processor-pool system is presented. This system is referred to as the single-pool processor (SPP). Simulation and analysis have shown that the proposed SPP architecture offers a significantly better performance/cost than other MSIMD/MIMD systems
Keywords :
parallel architectures; performance evaluation; control units; cube-based single processor-pool system; dynamic processor assignments; fixed assignment; performance degradations; processing elements; single processor pool MSIMD/MIMD architectures; single-pool processor; Acceleration; Analytical models; Application software; Computer architecture; Degradation; Performance analysis; Process design; Programming profession; Runtime; Supercomputers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Parallel and Distributed Processing, 1992. Proceedings of the Fourth IEEE Symposium on
Conference_Location :
Arlington, TX
Print_ISBN :
0-8186-3200-3
Type :
conf
DOI :
10.1109/SPDP.1992.242709
Filename :
242709
Link To Document :
بازگشت