Title :
PRESSNoC: Power-Aware and Reliable Encoding Schemes Supported Reconfigurable Network-on-Chip Architecture
Author :
Shen, Jih-Sheng ; Huang, Chun-Hsian ; Hsiung, Pao-Ann
Author_Institution :
Dept. of CSIE, Nat. Chung Cheng Univ., Chiayi, Taiwan
Abstract :
We propose a Power-aware and Reliable Encoding Schemes Supported reconfigurable Network-on-Chip (PRESSNoC) architecture whereby an encoding can be selected by a REasoning And Learning (REAL) framework at run-time to fit the reliability and power requirements of the application and its execution environment. PRESSNoC was implemented on a Xilinx Virtex 4 FPGA device, which required 25.5% lesser number of slices compared to the traditional NoC with a full-fledged encoding method. The average benefit to overhead ratio of the proposed architecture is greater than that of the traditional architecture by 71%, 32%, and 277% when we consider the individual effects of interference rate per instruction, application domains, and system characteristics, respectively. It shows we have higher probability toward the reduction of crosstalk interferences and dynamic power consumption at the same overheads by using the proposed architecture.
Keywords :
crosstalk; encoding; field programmable gate arrays; interference; network-on-chip; power aware computing; reconfigurable architectures; PRESSNoC; Xilinx Virtex 4 FPGA device; crosstalk interferences; dynamic power consumption; full-fledged encoding method; interference rate per instruction; power-aware encoding schemes; reasoning and learning framework; reconfigurable network-on-chip architecture; reliable encoding schemes; Communication switching; Crosstalk; Encoding; Energy consumption; Field programmable gate arrays; Hardware; Interference; Network-on-a-chip; Runtime environment; Wires;
Conference_Titel :
Embedded and Multimedia Computing, 2009. EM-Com 2009. 4th International Conference on
Conference_Location :
Jeju
Print_ISBN :
978-1-4244-4995-8
DOI :
10.1109/EM-COM.2009.5402995