DocumentCode :
3349518
Title :
Interface Design for Hardware-in-the-Loop Simulation
Author :
Schlager, Martin ; Elmenreich, Wilfried ; Wenzel, Ingomar
Author_Institution :
Vienna Univ. of Technol.
Volume :
2
fYear :
2006
fDate :
9-13 July 2006
Firstpage :
1554
Lastpage :
1559
Abstract :
This paper presents a scalable approach to interface between a time-triggered distributed hardware-in-the-loop (HIL) simulator and the system under test (SUT) via smart virtual transducers (SVTs). An SVT is an element of an HIL simulator and implements two interfaces - a standardized digital interface to a time-triggered transducer network and a transducer-specific interface. The main contribution of the approach is a separation of the execution of the simulation model and the deterministic interaction via an arbitrary transducer interface. The benefit of such separation is the temporal decoupling between simulation model execution and interaction with the SUT. Furthermore, the approach leads to a reduction of complexity of the simulation setup. The application of the approach is shown by an SVT prototype that is used to simulate a temperature sensor
Keywords :
digital simulation; electrical engineering computing; intelligent sensors; testing; transducers; HIL simulator; arbitrary transducer interface; hardware-in-the-loop simulation; smart virtual transducers; standardized digital interface; system under test; time-triggered transducer network; transducer-specific interface; Computational modeling; Control system synthesis; Costs; Performance evaluation; Prototypes; System testing; Temperature control; Transducers; Vehicle crash testing; Virtual prototyping;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Industrial Electronics, 2006 IEEE International Symposium on
Conference_Location :
Montreal, Que.
Print_ISBN :
1-4244-0496-7
Electronic_ISBN :
1-4244-0497-5
Type :
conf
DOI :
10.1109/ISIE.2006.295703
Filename :
4078318
Link To Document :
بازگشت