Title :
Issues in designing high-frequency systems with ASICs
Author :
Hayat, Farhad ; Khanna, Sandeep
Author_Institution :
Valid Logic Syst. Inc., San Jose, CA, USA
Abstract :
Submicron ASIC technology and high-frequency devices place different demands on the CAE/CAD environment. As device geometries shrink, secondary electronic effects, such as fan-out, slew rate, transmission-line effects and noise take on considerably more importance. These requirements impose new demands on the ASIC design process. To properly address the needs of high speed ASIC designs, simulation and system level tools need to be brought closer together to form a homogeneous design environment. An environment where concurrent optimization of the various design criterias are facilitated and encouraged. Key to the success of such an environment is sophisticated point tools, as well as a proven framework technology that allows efficient communication and data sharing among tools. Valid Logic Systems offers such an environment where state-of-the-art design capture tools are integrated with advanced simulation and physical design tools through the application of ValidFrame technology
Keywords :
application specific integrated circuits; circuit CAD; integrated circuit technology; ASIC design process; CAE/CAD environment; HF design; Valid Logic Systems; ValidFrame technology; concurrent optimization; high speed ASIC designs; high-frequency systems; submicron ASIC technology; Algorithm design and analysis; Application specific integrated circuits; Delay effects; Libraries; Logic design; Nonlinear equations; Piecewise linear approximation; Piecewise linear techniques; Process design; Timing;
Conference_Titel :
ASIC Conference and Exhibit, 1991. Proceedings., Fourth Annual IEEE International
Conference_Location :
Rochester, NY
Print_ISBN :
0-7803-0101-3
DOI :
10.1109/ASIC.1991.242848