DocumentCode :
3349679
Title :
A new hierarchical approach to test-pattern generation
Author :
Weening, E.C. ; Kerkhoff, Hans G.
Author_Institution :
MESA Res. Inst., Twente Univ., Enschede, Netherlands
fYear :
1991
fDate :
23-27 Sep 1991
Lastpage :
37987
Abstract :
The authors present a new and fully hierarchical approach to automatic test-pattern generation, for digital MOS VLSI circuits. The description of a VLSI circuit consists of several hierarchical levels of interconnected modules. Each module consists of one or more sub-modules are functionally described by ordered binary decision diagrams (OBDD). The OBDDs of its sub-modules, starting from the lowest-level modules. Test-patterns are generated for each module using previously generated test-patterns for its sub-modules, starting at the switch-level. Accurate fault models, like the line stuck-at and switch stuck-on/open models, are used to model physical defects. At higher levels, faults are modeled by the test-patterns covering the fault. Results on large combinatorial circuits confirm the feasibility of the new test-pattern generation approach, and its superiority over conventional non-hierarchical methods
Keywords :
MOS integrated circuits; VLSI; automatic testing; combinatorial circuits; digital integrated circuits; integrated circuit testing; integrated logic circuits; logic testing; combinatorial circuits; digital MOS VLSI circuits; fault models; hierarchical approach; interconnected modules; logic circuits; ordered binary decision diagrams; test-pattern generation; Automatic testing; Circuit faults; Circuit testing; Digital circuits; Integrated circuit interconnections; Libraries; Modems; Partitioning algorithms; Switches; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC Conference and Exhibit, 1991. Proceedings., Fourth Annual IEEE International
Conference_Location :
Rochester, NY
Print_ISBN :
0-7803-0101-3
Type :
conf
DOI :
10.1109/ASIC.1991.242855
Filename :
242855
Link To Document :
بازگشت