Title :
Characterization of Cu extrusion failure mode in dual-damascene Cu/low-k interconnects under electromigration reliability test
Author :
Kim, Jeung-Woo ; Song, Won-Sang ; Kim, Sam-Young ; Kim, Hyun-Soo ; Jeon, Hyun-Goo ; Lim, Chae-Bog
Author_Institution :
Samsung Electron., Yongin-City, South Korea
Abstract :
With low electrical resistivity and superb electromigration properties relative to Al, Cu is considered an exemplary candidate for metallization in logic devices. The electromigration characteristics, however, are highly contingent upon the test criteria, which in turn vary with the test structure and/or materials, e.g. inter/intra-metal dielectrics. The thermal mismatch stress existing between low-k SiOF and Cu, for instance, degrades the metal adhesion and curtails the device lifetime (Riedel, 1997). Such deleterious stress may also induce an extrusion mode failure, resulting in an unstable EM data with high sigma (Ennis, 2000) and an improper estimation of via lifetime. In this study, we identify a few pertinent factors involved in the formation of Cu extrusion mode failures in a Cu-SiOF dual damascene structure, and propose a possible underlying mechanism. Extrusion-free specimens, i.e. once the problem is eliminated, show an activation energy of about 0.81 eV, and the EM failures are limited to the via regions
Keywords :
adhesion; copper; dielectric thin films; electrical resistivity; electromigration; failure analysis; integrated circuit interconnections; integrated circuit metallisation; integrated circuit reliability; integrated circuit testing; permittivity; silicon compounds; thermal expansion; 0.81 eV; Al metallization; Cu extrusion failure mode; Cu extrusion mode failure; Cu metallization; Cu-SiOF; Cu-SiOF dual damascene structure; activation energy; deleterious stress; device lifetime; dual-damascene Cu/low-k interconnects; electrical resistivity; electromigration characteristics; electromigration properties; electromigration reliability test; extrusion mode failure; inter-metal dielectrics; intra-metal dielectrics; logic devices; low-k SiOF; metal adhesion; test criteria; test structure; thermal mismatch stress; underlying failure mechanism; unstable EM data; via lifetime estimation; Adhesives; Dielectric materials; Electric resistance; Electromigration; Life estimation; Logic devices; Materials testing; Metallization; Thermal degradation; Thermal stresses;
Conference_Titel :
Physical and Failure Analysis of Integrated Circuits, 2001. IPFA 2001. Proceedings of the 2001 8th International Symposium on the
Print_ISBN :
0-7803-6675-1
DOI :
10.1109/IPFA.2001.941480