DocumentCode :
3350499
Title :
High resistance via induced by marginal barrier metal step coverage and F diffusion
Author :
Dai, J.Y. ; Loh, S.K. ; Tee, S.F. ; Tay, C.L. ; Ansari, S. ; Er, Eddie ; Redkar, S.
Author_Institution :
QRA-FA, Chartered Semicond. Manuf. Ltd., Singapore
fYear :
2001
fDate :
2001
Firstpage :
183
Lastpage :
186
Abstract :
In submicron multilevel metallization CMOS devices, high resistance vias and open via contacts are a common issue that can cause low yield and reliability problems (Islamraja et al., 1992). Via failure modes such as contaminated via, delaminated via and blown via contacts have been well documented (Hamanaka et al., 1994; Chen et al., 1995). Compared to the open via contact, a high resistance via due to insufficient process margin is more difficult to isolate and physically characterize. It has been reported that F contamination induces resistance variations and leads to timing issues in the SRAM (Perungulam et al., 2000). However, understanding of the F diffusion mechanism through the Ti-TiN barrier metal layer and the correlation with the barrier metal properties and thus the failure mechanism during reliability testing is still limited. In this paper, the failure mechanism of high via resistance caused by F diffusion was studied by transmission electron microscopy (TEM) at different process split steps. Properties of different barrier metal layers by different processes are also discussed
Keywords :
CMOS integrated circuits; SRAM chips; chemical interdiffusion; diffusion barriers; electric resistance; failure analysis; fluorine; integrated circuit interconnections; integrated circuit metallisation; integrated circuit reliability; integrated circuit testing; integrated circuit yield; timing; transmission electron microscopy; F; F contamination; F diffusion; F diffusion mechanism; IC reliability; IC yield; SRAM; TEM; Ti-TiN; Ti-TiN barrier metal layer; barrier metal layers; barrier metal properties; blown via contacts; contaminated via; delaminated via; failure mechanism; high resistance via; high via resistance; marginal barrier metal step coverage; multilevel metallization CMOS devices; open via contact; process margin; process split steps; reliability testing; resistance; resistance variations; timing; transmission electron microscopy; via failure modes; via isolation; via physical characterization; Amorphous materials; Chemical vapor deposition; Circuit testing; Contact resistance; Electrical resistance measurement; Failure analysis; High temperature superconductors; Pollution measurement; Tin; Transmission electron microscopy;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Physical and Failure Analysis of Integrated Circuits, 2001. IPFA 2001. Proceedings of the 2001 8th International Symposium on the
Print_ISBN :
0-7803-6675-1
Type :
conf
DOI :
10.1109/IPFA.2001.941482
Filename :
941482
Link To Document :
بازگشت