DocumentCode :
3354086
Title :
A unified instruction set programmable architecture for multi-standard advanced forward error correction
Author :
Naessens, Frederik ; Bougard, Bruno ; Bressinck, Siebert ; Hollevoet, Lieven ; Raghavan, Praveen ; Van der Perre, Liesbet ; Catthoor, Francky
Author_Institution :
IMEC, Leuven
fYear :
2008
fDate :
8-10 Oct. 2008
Firstpage :
31
Lastpage :
36
Abstract :
The continuously increasing number of communication standards to be supported in nomadic devices combined with the fast ramping design cost in deep submicron technologies claim for highly reusable and flexible programmable solutions. Software defined radio (SDR) aims at providing such solutions in radio baseband architectures. Great advances were recently booked in handset-targeted SDR, covering most of the baseband processing with satisfactory performance and energy efficiency. However, as it typically depicts a magnitude higher computation load, forward error correction (FEC) has been excluded from the scope of high throughput SDR solutions and let to dedicated hardware accelerators. The currently growing number of advanced FEC options claims however for flexibility there too. This paper presents the first application-specific instruction programmable architecture addressing in a unified way the emerging turbo- and LPDC coding requirements of 3GPP-LTE, IEEE802.11n, IEEE802.16(e) and DVB-S2/T2. The proposal shows a throughput from 0.07 to 1.25 Mbps/MHz with efficiencies round 0.32 nJ/bit/iter in turbo mode and round 0.085 nJ/bit/iter in LDPC mode. The area is lower than the cumulated area of dedicated turbo and LDPC solution.
Keywords :
3G mobile communication; computer architecture; digital video broadcasting; forward error correction; instruction sets; parity check codes; personal area networks; software radio; turbo codes; wireless LAN; 3GPP-LTE; DVB-S2-T2; FEC; IEEE802.11n; IEEE802.16(e); LPDC code; multistandard advanced forward error correction; radio baseband architectures; software defined radio; turbo-code; unified instruction set programmable architecture; Baseband; Communication standards; Computer architecture; Costs; Energy efficiency; Forward error correction; Hardware; Parity check codes; Software radio; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing Systems, 2008. SiPS 2008. IEEE Workshop on
Conference_Location :
Washington, DC
ISSN :
1520-6130
Print_ISBN :
978-1-4244-2923-3
Electronic_ISBN :
1520-6130
Type :
conf
DOI :
10.1109/SIPS.2008.4671733
Filename :
4671733
Link To Document :
بازگشت