Title :
Integration of a long pulse laser thermal process for ultra shallow junction formation of CMOS devices
Author :
Venturini, J. ; Hernandez, M. ; Huet, K. ; Laviron, C. ; Akhouayri, H. ; Sarnet, T. ; Boulmer, J.
Author_Institution :
SOPRA, Bois-Colombes
Abstract :
We present results on ultra-shallow junction formation for the sub 65 nm CMOS node by means of a long pulse laser thermal process (LP-LTP). This method achieve to form abrupt and ultra-shallow junctions with low resistivities, but the different irradiated structures like transistor gates need to be preserved. To assess the integration of the laser process in the fabrication of a CMOS device, we studied the influence of optical coatings deposited before the laser irradiation in order to protect the structures. Different materials and coating thicknesses have been evaluated on blanket implanted wafers under a long pulse excimer laser (200 ns - 15 J) irradiation. The junctions have been characterized by 4-point probe, in-situ reflectivity, UV photometry and transmission electronic microscopy (TEM) pictures. Irradiations have also been performed on coated CMOS structures with 35 nm junctions to assess the integration of the process on a real structure. A selective etching scanning electronic microscope (SEM) view shows that a proper optical coating optimizes the coupling of the deposited laser energy and is promising for improving the integration of the laser activation process of future CMOS junctions
Keywords :
CMOS integrated circuits; MOSFET; antireflection coatings; electrical resistivity; laser beam annealing; laser beam effects; laser beam etching; photometry; reflectivity; scanning electron microscopy; semiconductor junctions; transmission electron microscopy; 15 J; 200 ns; 35 nm; 4-point probe; 65 nm; CMOS devices; SEM; TEM; UV photometry; blanket implanted wafers; laser irradiation; long pulse excimer laser irradiation; long pulse laser thermal process; optical coatings; reflectivity; resistivities; selective etching scanning electronic microscope; transistor gates; transmission electronic microscopy; ultra shallow junction formation; CMOS process; Coatings; Conductivity; Integrated optics; Optical microscopy; Optical pulses; Optical variables control; Pulsed laser deposition; Scanning electron microscopy; Transmission electron microscopy;
Conference_Titel :
Advanced Thermal Processing of Semiconductors, 2004. RTP 2004. 12th IEEE International Conference on
Conference_Location :
Portland, OR
Print_ISBN :
0-7803-8477-6
DOI :
10.1109/RTP.2004.1441939