Title :
A novel low power multilevel current mode interconnect system
Author :
Joshi, S. ; Sharma, D.
Author_Institution :
Dept. of Electr. Eng., Indian Inst. of Technol., Bombay
Abstract :
We propose circuits for low power, high throughput multilevel current mode signaling using 2 bit simultaneous data transfer. A novel design of the receiver for very low line voltage swings is discussed. The technique involves matching the receiver impedance to the line impedance thereby reducing the ringing on the wire. Simulation results show up to 50% reduction in latency and up to 100 times reduction in power over voltage mode buffer insertion techniques. We also show that the delays through this system are largely independent of the interconnect lengths. Data rates of up to 1Gb/s have been obtained. A power consumption model is derived for the system which matches the simulation results to within 5%
Keywords :
current-mode circuits; impedance matching; integrated circuit design; integrated circuit interconnections; low-power electronics; impedance matching; line impedance; multilevel current mode signaling; multilevel interconnect system; receiver impedance; voltage swings; Circuit simulation; Delay systems; Energy consumption; Impedance; Integrated circuit interconnections; Low voltage; Power system interconnection; Throughput; Voltage control; Wire;
Conference_Titel :
Emerging VLSI Technologies and Architectures, 2006. IEEE Computer Society Annual Symposium on
Conference_Location :
Karlsruhe
Print_ISBN :
0-7695-2533-4
DOI :
10.1109/ISVLSI.2006.9