DocumentCode :
3359113
Title :
Delay and energy efficient data transmission for on-chip buses
Author :
Mutyam, M. ; Eze, M. ; Vijaykrishnan, N. ; Yuan Xie
Author_Institution :
Int. Inst. of Inf. Technol., Hyderabad
fYear :
2006
fDate :
2-3 March 2006
Abstract :
On-chip buses in deep sub-micron designs consume significant amounts of power and have large propagation delays. Thus, minimizing power consumption and propagation delay are the most important design objectives. In this paper, we propose a technique for delay and energy efficient data transmission for on-chip buses and evaluate the effectiveness of our technique by focusing on the LI cache address/data buses of a microprocessor using the SPEC2000 CINT benchmark suit. We show that our technique achieves 31% (30%) of delay improvement along with energy savings of 13% (9%) over the base case for data transmission on address (data) bus
Keywords :
delays; integrated circuit design; integrated circuit interconnections; low-power electronics; LI cache address; SPEC2000 CINT benchmark; address bus; data bus; data transmission; microprocessors; on-chip buses; power consumption; propagation delays; Analytical models; Capacitance; Crosstalk; Data communication; Delay effects; Encoding; Energy consumption; Energy efficiency; Propagation delay; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Emerging VLSI Technologies and Architectures, 2006. IEEE Computer Society Annual Symposium on
Conference_Location :
Karlsruhe
Print_ISBN :
0-7695-2533-4
Type :
conf
DOI :
10.1109/ISVLSI.2006.33
Filename :
1602464
Link To Document :
بازگشت