DocumentCode :
3359311
Title :
Expected vectorless Teacher-Student Swap (TSS) test method with dual power supply voltages for 0.3V homogeneous multi-core LSI’s
Author :
Niiyama, Taro ; Ishida, Koichi ; Takamiya, Makoto ; Sakurai, Takayasu
Author_Institution :
Univ. of Tokyo, Tokyo
fYear :
2008
fDate :
21-24 Sept. 2008
Firstpage :
137
Lastpage :
140
Abstract :
A teacher-student swap (TSS) test method with the dual supply voltage (VDD) for the ultra low VDD homogeneous multi-core LSIpsilas is proposed and the test chips are fabricated in 90 nm CMOS. In this method, two same cores with different power supply voltages test each other by comparing their outputs, which eliminates the need for the expected vector. When VDD is less than 0.3 V, the die-to-die power reduction by the dual VDD in the 5 chips was from 18% to 48%. In order to manage the large die-to-die variations at low VDD, the fine grain dual VDD with TSS test method is a promising approach without increasing the test cost.
Keywords :
CMOS integrated circuits; integrated circuit testing; large scale integration; power supply circuits; CMOS; die-to-die power reduction; dual power supply voltages; homogeneous multi-core LSI; power supply voltages; size 90 nm; vectorless teacher-student swap test method; voltage 0.3 V; Circuit optimization; Circuit testing; Costs; Energy efficiency; Large scale integration; Logic circuits; Logic gates; Logic testing; Power supplies; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Custom Integrated Circuits Conference, 2008. CICC 2008. IEEE
Conference_Location :
San Jose, CA
Print_ISBN :
978-1-4244-2018-6
Electronic_ISBN :
978-1-4244-2019-3
Type :
conf
DOI :
10.1109/CICC.2008.4672040
Filename :
4672040
Link To Document :
بازگشت