Title :
Digital correction of dynamic track-and-hold errors providing SFDR ≫ 83 dB up to fin = 470 MHz
Author :
Nikaeen, Parastoo ; Murmann, Boris
Author_Institution :
Stanford Univ., Stanford, CA
Abstract :
A digital technique for the compensation of dynamic nonlinearities at the front-end of high-speed, high-resolution ADCs is presented. The complexity of the digital post-processing scheme is minimized using judicious modeling of the relevant nonidealities. Applying the method to a 14-bit, 155-MS/s ADC provides > 83 dB SFDR up to fin = 470 MHz. The post-processing block is estimated to consume 52 mW and occupy 0.54 mm2 in 90-nm CMOS.
Keywords :
analogue-digital conversion; ADC; analogue-digital conversion; digital correction; dynamic nonlinearities; dynamic track-and-hold error; size 90 nm; Bandwidth; Capacitors; Error correction; Frequency estimation; Linearity; Nonlinear distortion; Sampling methods; Switches; Switching circuits; Voltage;
Conference_Titel :
Custom Integrated Circuits Conference, 2008. CICC 2008. IEEE
Conference_Location :
San Jose, CA
Print_ISBN :
978-1-4244-2018-6
Electronic_ISBN :
978-1-4244-2019-3
DOI :
10.1109/CICC.2008.4672048