DocumentCode :
3359461
Title :
A continuous-time input pipeline ADC
Author :
Gubbins, David ; Lee, Bumha ; Hanumolu, Pavan Kumar ; Moon, Un-Ku
Author_Institution :
Sch. of EECS, Oregon State Univ., Corvallis, OR
fYear :
2008
fDate :
21-24 Sept. 2008
Firstpage :
169
Lastpage :
172
Abstract :
A new pipeline ADC architecture that employs a continuous-time first stage followed by a conventional switched capacitor pipeline ADC is presented. Such an approach overcomes many of the challenges associated with a pure switched-capacitor architecture and leads to a low area, low power solution with excellent distortion performance. Measured results obtained from a proof of concept test chip fabricated in a 0.18 mum CMOS process validate the effectiveness of proposed techniques.
Keywords :
CMOS integrated circuits; analogue-digital conversion; CMOS process; continuous-time input pipeline ADC; pipeline ADC architecture; size 0.18 nm; switched capacitor pipeline ADC; switched-capacitor architecture; Capacitance; Circuit noise; Delay; Moon; Nonlinear distortion; Pipelines; Sampling methods; Switched capacitor circuits; Switches; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Custom Integrated Circuits Conference, 2008. CICC 2008. IEEE
Conference_Location :
San Jose, CA
Print_ISBN :
978-1-4244-2018-6
Electronic_ISBN :
978-1-4244-2019-3
Type :
conf
DOI :
10.1109/CICC.2008.4672050
Filename :
4672050
Link To Document :
بازگشت