DocumentCode :
3359654
Title :
A FPGA vernier digital-to-time converter with 3.56ps resolution and −0.23∼+0.2LSB inaccuracy
Author :
Chen, Poki ; Lai, Juan-Shan ; Chen, Po-Yu
Author_Institution :
Nat. Taiwan Univ. of Sci. & Technol., Taipei
fYear :
2008
fDate :
21-24 Sept. 2008
Firstpage :
209
Lastpage :
212
Abstract :
A simple but powerful digital-to-time converter, or digital pulse generator, realizable with FPGA chips is proposed. Based on Vernier principle, the effective resolution is made equivalent to the period difference of two phase-locked loop (PLL) outputs and is achieved as fine as 3.56 ps with Altera Stratix II GX FPGA chips. The programmable delay range wider than ever is verified to be 33.4 minutes. The measured integral nonlinearity (INL) is between - 0.23 LSB to 0.2 LSB (-0.8 ps~0.7 ps). It ensures every input bit is valid under such fine resolution. Only two embedded PLLs and some standard logic cells are required for circuit realization. Compared with its predecessorspsila, both design effort and chip cost of the proposed converter are lowered substantially.
Keywords :
digital-analogue conversion; field programmable gate arrays; phase locked loops; pulse generators; Altera Stratix II GX FPGA chips; FPGA Vernier digital-to-time converter; digital pulse generator; integral nonlinearity; phase-locked loop; programmable delay range; Built-in self-test; Calibration; Circuits; Costs; Delay effects; Delay lines; Fabrication; Field programmable gate arrays; Phase locked loops; Semiconductor device measurement;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Custom Integrated Circuits Conference, 2008. CICC 2008. IEEE
Conference_Location :
San Jose, CA
Print_ISBN :
978-1-4244-2018-6
Electronic_ISBN :
978-1-4244-2019-3
Type :
conf
DOI :
10.1109/CICC.2008.4672060
Filename :
4672060
Link To Document :
بازگشت