DocumentCode :
3359780
Title :
A 65nm 3.4Gbps HDMI TX PHY with supply-regulated dual-tuning PLL and blending multiplexer
Author :
Shin, Jongshin ; Park, Jaehyun ; Kim, Bongjin ; Ryu, Jongjae ; Kim, Chiwon ; Kim, JiYoung ; Yang, Seung-Hee ; Kim, Hyungoo ; Kim, JaeWhui
Author_Institution :
Syst. LSI, Samsung Electron., Giheung
fYear :
2008
fDate :
21-24 Sept. 2008
Firstpage :
237
Lastpage :
240
Abstract :
A 65 nm HDMI TX PHY was designed with supply-regulated dual-tuning PLL and blending multiplexer. The proposed PLL uses a new dual-tuning scheme for small capacitor and low-jitter while keeping the supply regulation capability. A fractional-N operation for non-integer pixel clock generation was implemented with a blending multiplexer which enables seamless switching of high-speed multiphase clock. The fabricated PHY gives maximum 3.4 Gbps data rate per channel and shows 34 ps peak-to-peak data jitter.
Keywords :
capacitors; circuit tuning; clocks; high definition video; jitter; multiplexing equipment; phase locked loops; HDMI TX PHY; bit rate 3.4 Gbit/s; blending multiplexer; capacitor; dual-tuning scheme; high-speed multiphase clock; non-integer pixel clock generation; peak-to-peak data jitter; seamless switching; supply regulation capability; supply-regulated dual-tuning PLL; Capacitors; Circuits; Clocks; Jitter; Large scale integration; Multiplexing; Phase locked loops; Physical layer; Voltage control; Voltage-controlled oscillators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Custom Integrated Circuits Conference, 2008. CICC 2008. IEEE
Conference_Location :
San Jose, CA
Print_ISBN :
978-1-4244-2018-6
Electronic_ISBN :
978-1-4244-2019-3
Type :
conf
DOI :
10.1109/CICC.2008.4672067
Filename :
4672067
Link To Document :
بازگشت