DocumentCode :
3360629
Title :
Preferred Fill: A Scalable Method to Reduce Capture Power for Scan Based Designs
Author :
Remersaro, Santiago ; Lin, Xijiang ; Zhang, Zhuo ; Reddy, Sudhakar M. ; Pomeranz, Irith ; Ski, Janusz Raj
Author_Institution :
Dept. of ECE, Iowa Univ., IA
fYear :
2006
fDate :
Oct. 2006
Firstpage :
1
Lastpage :
10
Abstract :
When the response to a test vector is captured by state elements in scan based tests, the switching activity of the circuit may be large resulting in abnormal power dissipation and supply current demand. High supply current may cause excessive supply voltage drops leading to larger gate delays which may cause good chips to fail tests. This paper presents a scalable approach called Preferred Fill to reduce average and peak power dissipation during capture cycles of launch off capture delay fault tests. Experimental results presented for benchmark and industrial circuits demonstrate the effectiveness of the proposed method
Keywords :
automatic test pattern generation; boundary scan testing; delays; logic testing; switching circuits; Preferred Fill; circuit switching activity; delay fault tests; gate delays; power dissipation; scan based designs; scan based tests; test vector; voltage drops; Benchmark testing; Circuit faults; Circuit testing; Current supplies; Delay; Electricity supply industry; Power dissipation; Power supplies; Switching circuits; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference, 2006. ITC '06. IEEE International
Conference_Location :
Santa Clara, CA
ISSN :
1089-3539
Print_ISBN :
1-4244-0292-1
Electronic_ISBN :
1089-3539
Type :
conf
DOI :
10.1109/TEST.2006.297694
Filename :
4079372
Link To Document :
بازگشت