Title :
Reduction of Test Power and Test Data Volume by Power Aware Compression Scheme
Author :
Sivanantham, S. ; Manuel, Jincy P. ; Sarathkumar, K. ; Mallick, P.S. ; Perinbam, J. Raja Paul
Author_Institution :
Sch. of Electron. Eng., VIT Univ., Vellore, India
Abstract :
This paper presents a new approach to reduce both test power and test data volume without compromising the target fault coverage. To reduce the shift power during testing we are filling the unspecified bits (X-bits) in the test pattern with 0´s or 1´s by observing the effect of each X bit on the shift transition. The shift power and compression rate depends on the percentage of X bits present in the pattern. After filling the X-bits for shift power reduction, the patterns are compressed based on shifted alternating frequency directed run-length coding, which is suitable for encoding pre-computed test set of embedded cores in System-on-Chip(SoC). The experimental results on ISCAS´89 benchmark circuits show that our scheme provides better compression efficiency as well as significant reduction in test power.
Keywords :
integrated circuit testing; runlength codes; system-on-chip; ISCAS´89 benchmark circuits; SoC; X-bits; compression efficiency; compression rate; embedded cores; power aware compression scheme; precomputed test set encoding; shift power reduction; shift transition; shifted alternating frequency directed run-length coding; system-on-chip; target fault coverage; test data volume reduction; test pattern; test power reduction; Circuit faults; Encoding; Filling; Test data compression; Testing; Vectors; Very large scale integration; design for testability; low power testing; test data compression; test generation; test set encoding; x-filling;
Conference_Titel :
Advances in Computing and Communications (ICACC), 2012 International Conference on
Conference_Location :
Cochin, Kerala
Print_ISBN :
978-1-4673-1911-9
DOI :
10.1109/ICACC.2012.36