DocumentCode :
3361296
Title :
An effective algorithm for gate-level power-delay tradeoff using two voltages
Author :
Chen, Chunhong ; Sarrafzadeh, Majid
Author_Institution :
Dept. of Electr. & Comput. Eng., Northwestern Univ., Evanston, IL, USA
fYear :
1999
fDate :
1999
Firstpage :
222
Lastpage :
227
Abstract :
We present an approach for applying two supply voltages to optimize power in CMOS digital circuits under the timing constraints. Given a technology-mapped network, we first analyze the timing slack distribution and power/delay model within the circuit. The power reduction is then translated into the Maximal-Weighted-Independent-Set (MWIS) problem. We develop an effective power optimization algorithm based on MWIS. To reduce the possible power penalty of level converters (LCs) at the interface of two supply voltages, we use a “constrained” F-M algorithm to minimize the number of LCs. Experimental results show that the total power saving up to 35% (average of about 19%) is achieved without degrading the circuit performance. The power-delay tradeoff is provided by specifying different timing constraints for power optimization
Keywords :
CMOS digital integrated circuits; circuit CAD; computational complexity; CMOS digital circuits; Maximal-Weighted-Independent-Set; power reduction; power-delay tradeoff; timing constraints; timing slack distribution; CMOS logic circuits; Degradation; Delay; Design optimization; Digital circuits; Power dissipation; Power engineering and energy; Power engineering computing; Timing; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design, 1999. (ICCD '99) International Conference on
Conference_Location :
Austin, TX
ISSN :
1063-6404
Print_ISBN :
0-7695-0406-X
Type :
conf
DOI :
10.1109/ICCD.1999.808429
Filename :
808429
Link To Document :
بازگشت