DocumentCode :
3361391
Title :
Performance driven optimization of network length in physical placement
Author :
Donath, Wilm ; Kudva, Prabhakar ; Reddy, Lakshmi
Author_Institution :
IBM Thomas J. Watson Res. Center, Yorktown Heights, NY, USA
fYear :
1999
fDate :
1999
Firstpage :
258
Lastpage :
265
Abstract :
A novel technique to significantly improve the performance of a design by the movement of sets of gates during or after timing driven placement is proposed. A method to identify optimal set of circuit (gate) movements to enhance timing is presented. Experimental results with a min-cut placement tool indicate that the proposed approach of direct manipulation of circuit locations, significantly improves the timing of large partitions of a chip
Keywords :
circuit layout; circuit optimisation; logic design; timing; circuit movements; direct circuit location manipulation; gate set movement; large chip partition timing; min-cut placement tool; performance driven network length optimization; physical placement; timing driven placement; Algorithm design and analysis; Capacitance; Chip scale packaging; Circuits; Delay; Hip; Intelligent networks; Lab-on-a-chip; Network servers; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design, 1999. (ICCD '99) International Conference on
Conference_Location :
Austin, TX
ISSN :
1063-6404
Print_ISBN :
0-7695-0406-X
Type :
conf
DOI :
10.1109/ICCD.1999.808434
Filename :
808434
Link To Document :
بازگشت