Title : 
Timing-Driven Steiner Tree Construction with Wire Sizing, Buffer Insertion and Obstacle Avoidance
         
        
            Author : 
Yan, Jin-Tai ; Huang, Shi-Qin ; Chen, Zhi-Wei
         
        
            Author_Institution : 
Chung Hua Univ., Hsinchu
         
        
        
        
        
        
            Abstract : 
In this paper, given a set of connecting nodes in a signal net, based on the result of optimal wire width and buffer insertion in a wire segment[9] and the concept of sharing-buffer insertion and hidden Steiner-point assignment, an effective tree construction approach is proposed to construct a timing-driven rectilinear Steiner tree with wire sizing, buffer insertion and obstacle avoidance. The experimental results show that our proposed approach obtains better timing-driven Steiner trees than our previous approach[7] for the tested signal nets.
         
        
            Keywords : 
circuit layout CAD; collision avoidance; integrated circuit layout; network routing; trees (mathematics); Steiner tree construction; hidden Steiner-point assignment; obstacle avoidance; sharing-buffer insertion; signal net; timing-driven rectilinear Steiner tree; wire sizing; Capacitance; Circuits; Computer science; Delay; Joining processes; Routing; Signal design; Testing; Timing; Wire;
         
        
        
        
            Conference_Titel : 
Electronics, Circuits and Systems, 2007. ICECS 2007. 14th IEEE International Conference on
         
        
            Conference_Location : 
Marrakech
         
        
            Print_ISBN : 
978-1-4244-1377-5
         
        
            Electronic_ISBN : 
978-1-4244-1378-2
         
        
        
            DOI : 
10.1109/ICECS.2007.4511092