DocumentCode :
3364308
Title :
A DDR3 memory based time interleaving FPGA implementation for ISDB-T standard
Author :
Marchi, Edgardo J. ; Cervetto, Marcos A. ; Tenorio, Marcelo L.
Author_Institution :
Commun. Lab., Nat. Inst. of Ind. Technol., Buenos Aires, Argentina
fYear :
2011
fDate :
13-15 April 2011
Firstpage :
1
Lastpage :
5
Abstract :
The ISDB-T standard for digital broadcasting incorporates an extensive signal processing scheme in order to achieve reliable data integrity at the remote receiver. Particularly, the time interleaving stage requires a significant memory depth. Common implementations are often based in single-address access memories, which simplifies the algorithm logic but does not provide a cost-effective solution. This paper presents a DDR3 memory based FPGA implementation of the ISDB-T time interleaving stage. Widely available on the market for a broad type of applications, this kind of memory allows high data throughput and represents a low cost alternative. However, data must comply with a special structure and signalling since the memory access is burst-oriented. Consequently, the complexity is increased. The proposed design is both area-efficient and highly reconfigurable.
Keywords :
SRAM chips; broadcasting; digital television; field programmable gate arrays; radio receivers; signal processing; DDR3 memory based time interleaving FPGA implementation; ISDB-T standard; algorithm logic; data throughput; digital broadcasting; memory access; memory depth; reliable data integrity; remote receiver; signal processing scheme; single-address access memories; time interleaving stage; Communication standards; Data communication; Digital multimedia broadcasting; Indexes; Multiplexing; Random access memory; Table lookup;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Programmable Logic (SPL), 2011 VII Southern Conference on
Conference_Location :
Cordoba
Print_ISBN :
978-1-4244-8847-6
Type :
conf
DOI :
10.1109/SPL.2011.5782616
Filename :
5782616
Link To Document :
بازگشت