DocumentCode :
3364391
Title :
A novel low-latency parallel architecture for digital PLL with application to ultra-high speed carrier recovery systems
Author :
Gianni, Pablo ; Carrer, Hugo S. ; Corral-Briones, Graciela ; Hueda, Mario R.
Author_Institution :
Lab. de Comun. Digitales, Univ. Nac. de Cordoba, Cordoba, Argentina
fYear :
2011
fDate :
13-15 April 2011
Firstpage :
31
Lastpage :
36
Abstract :
This paper introduces a new low latency parallel processing digital carrier recovery (CR) architecture suitable for ultra-high speed intradyne coherent optical receivers (e.g. ≥ 100Gb/s). The proposed parallel scheme builds upon a novel digital phase locked loop (DPLL) architecture, which breaks the bottleneck of the feedback path. Thus, it is avoided the high latency introduced by the parallel processing implementation in the feedback loop of traditional DPLLs. Numerical results show that the bandwidth and the capture range of the new parallel DPLL are close to those achieved by a serial DPLL. This excellent behavior makes the proposed low latency parallel DPLL architecture an excellent choice for implementing high speed CR systems in both ASIC and FPGA platforms.
Keywords :
optical receivers; parallel architectures; phase locked loops; ASIC platform; FPGA platform; digital PLL; digital phase locked loop; feedback loop; low latency parallel architecture; low latency parallel processing digital carrier recovery; ultrahigh speed carrier recovery systems; ultrahigh speed intradyne coherent optical receiver; Bandwidth; Jitter; Phase locked loops; Phase noise; Phase shift keying; Receivers; Signal to noise ratio;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Programmable Logic (SPL), 2011 VII Southern Conference on
Conference_Location :
Cordoba
Print_ISBN :
978-1-4244-8847-6
Type :
conf
DOI :
10.1109/SPL.2011.5782621
Filename :
5782621
Link To Document :
بازگشت