DocumentCode :
3364462
Title :
Known-blocking. Synchronization method for reliable processor using TMR & DPR in SRAM FPGAs
Author :
Morillo, Aitor ; Astarloa, Armando ; Lázaro, Jesús ; Bidarte, Unai ; Jimenez, Jaime
Author_Institution :
APERT Group, Univ. of Basque Country, Spain
fYear :
2011
fDate :
13-15 April 2011
Firstpage :
57
Lastpage :
62
Abstract :
The need of critical applications has derived in the development of several safety techniques that aim to guarantee system operability. The vast majority of these systems own a microprocessor to control its functionality. Thus, system reliability largely depends on the proper function of the microprocessor. In the special case of SRAM FPGAs, Triple Modular Redundancy (TMR) combined with Dynamic Partial Reconfiguration (DPR) allows the development of coarse grain modularity architectures where the redundant module is a soft-core microprocessor or a more complex logical unit based in a processor. However, its main lack is a suitable synchronization method for the faulty module once it is reconfigured. This paper shows the trends on synchronization methods for systems that make use of TMR and DPR and proposes a new synchronization method based on a non blocking scheme.
Keywords :
SRAM chips; circuit reliability; field programmable gate arrays; microprocessor chips; synchronisation; SRAM FPGA; coarse grain modularity; dynamic partial reconfiguration; faulty module; microprocessor; redundant module; soft-core microprocessor; synchronization method; system reliability; triple modular redundancy; Circuit faults; Field programmable gate arrays; Microprocessors; Process control; Random access memory; Synchronization; Tunneling magnetoresistance;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Programmable Logic (SPL), 2011 VII Southern Conference on
Conference_Location :
Cordoba
Print_ISBN :
978-1-4244-8847-6
Type :
conf
DOI :
10.1109/SPL.2011.5782625
Filename :
5782625
Link To Document :
بازگشت