DocumentCode :
3364646
Title :
A H.264/AVC Quarter-Pixel Motion Estimation Refinement architecture targeting high resolution videos
Author :
Corrêa, Marcel Moscarelli ; Schoenknecht, Mateus Thurow ; Agostini, Luciano Volcan
Author_Institution :
GACI - Group of Archit. & Integrated Circuits, UFPEL - Fed. Univ. of Pelotas, Pelotas, Brazil
fYear :
2011
fDate :
13-15 April 2011
Firstpage :
131
Lastpage :
136
Abstract :
This paper presents a hardware design for the H.264/AVC Quarter-Pixel Motion Estimation Refinement to be used in a complete Fractional Motion Estimation architecture. The architecture was optimized to reach a high throughput through a balanced pipeline and parallelism exploration. The design was described in VHDL and synthesized to an Altera Stratix III FPGA device. The design achieves an operation frequency of 245 MHz, processing up to 39 QHDTV frames (3840×2048 pixels) per second. This architecture is also able to reach real time when processing other resolutions, like HD 1080p (1920×1080 pixels) with lower operation frequencies. The final results are very competitive when compared to related works.
Keywords :
field programmable gate arrays; hardware description languages; high definition television; motion estimation; video coding; Altera Stratix III FPGA device; H.264/AVC quarter-pixel motion estimation refinement architecture; QHDTV; VHDL; frequency 245 MHz; hardware description languages; hardware design; high resolution videos; Buffer storage; Clocks; Computer architecture; Hardware; Interpolation; Motion estimation; Videos;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Programmable Logic (SPL), 2011 VII Southern Conference on
Conference_Location :
Cordoba
Print_ISBN :
978-1-4244-8847-6
Type :
conf
DOI :
10.1109/SPL.2011.5782637
Filename :
5782637
Link To Document :
بازگشت