Title : 
Using partial reconfigurability to aid debugging of FPGA designs
         
        
            Author : 
Ehliar, Andreas ; Siverskog, Jacob
         
        
            Author_Institution : 
Dept. of Electr. Eng., Linkoping Univ., Linköping, Sweden
         
        
        
        
        
        
            Abstract : 
This paper discusses the use of partial reconfigurability in Xilinx FPGA designs in order to aid debugging. A debugging framework is proposed where the use of partial reconfigurability can allow for added flexibility by allowing a debugger to decide at run time what debugging module to use. This paper also presents an open source debugging tool which allows a user to read-out the contents of memory blocks in Xilinx designs without needing to use any JTAG adapter. This allows a user to debug an FPGA in situations which would otherwise be difficult, i.e. in the field.
         
        
            Keywords : 
computer debugging; field programmable gate arrays; logic design; public domain software; reconfigurable architectures; Xilinx FPGA designs; debugging framework; memory blocks; open source debugging tool; partial reconfigurability; Clocks; Debugging; Field programmable gate arrays; Hardware; Monitoring; Radiation detectors; Table lookup;
         
        
        
        
            Conference_Titel : 
Programmable Logic (SPL), 2011 VII Southern Conference on
         
        
            Conference_Location : 
Cordoba
         
        
            Print_ISBN : 
978-1-4244-8847-6
         
        
        
            DOI : 
10.1109/SPL.2011.5782651