DocumentCode :
3365104
Title :
Stress analysis of Si lattice near TSV structures
Author :
Chui, Kin-Ho ; Zhaohui Chen ; Wong, G.R. ; Liang Ding ; Mingbin Yu ; Xiaowu Zhang ; Lo, Pechin
Author_Institution :
Inst. of Microelectron., Singapore, Singapore
fYear :
2013
fDate :
11-13 Dec. 2013
Firstpage :
785
Lastpage :
788
Abstract :
As a result of differences in coefficient of thermal expansion (CTE), Cu-filled TSV induces strain in the Si lattice surrounding it. Strain can have significant impact on the electrical performance of the logic transistors. Therefore, it is essential to investigate the induced strain in the Si lattice around TSV structures. Conventional strain characterization techniques are only able to detect strain at micron-level resolutions. In this work, we demonstrated the use of HRTEM to extract the lateral and vertical strain profile in the Si lattice around the TSV with a detection resolution of 10nm. This serves to provide more detailed information on the strain profiles within the close vicinity (<;100nm) of the TSVs as their dimensions are scaled beyond the micron-regime.
Keywords :
elemental semiconductors; silicon; stress analysis; thermal expansion; three-dimensional integrated circuits; CTE; HRTEM; Si; coefficient of thermal expansion; detection resolution; electrical performance; lateral strain profile; lattice near TSV structures; logic transistors; micron-level resolutions; strain characterization techniques; stress analysis; through silicon via technology; vertical strain profile; Lattices; Reflection; Silicon; Strain; Stress; Through-silicon vias; Transistors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics Packaging Technology Conference (EPTC 2013), 2013 IEEE 15th
Conference_Location :
Singapore
Print_ISBN :
978-1-4799-2832-3
Type :
conf
DOI :
10.1109/EPTC.2013.6745828
Filename :
6745828
Link To Document :
بازگشت