Title :
A comparison of two approaches to multi-operand binary addition
Author :
Atkins, D.E. ; Ong, Siong Chiew
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Michigan, Ann Arbor, MI, USA
Abstract :
This paper presents the results of one phase of a study concerning methods for addition of P>;2 numbers, each encoded as a vector of digits (digit vector) of length N. Such multi-operand addition has been studied most often in the context of reducing a set of partial products to a single result in the implementation of multiplication. More generalized multi-operand addition, most notably in the form of inner product calculations is, however, central to numerous scientific applications of digital computers. Although multi-operand addition is trivially accomplished by accumulation (iteration in time) in any general purpose machine, demands for very high-speed computation, typified by 2- and 3-D signal processing prompt implementation of dedicated, hardware-intensive structures for multi-operand addition. This study, for example, is motivated in part by requirements for rapid simultaneous addition of up to 100, 16-bit operands in the design of a dedicated processor for real-time reconstruction of 3-D images of the beating heart and breathing lungs [1].
Keywords :
adders; digital arithmetic; 2D signal processing prompt implementation; 3D image reconstruction; 3D signal processing prompt implementation; beating heart; breathing lungs; digit vector; general purpose machine; inner product calculations; multioperand binary addition; very high-speed computation; Adders; Computers; Delay; Equations; Hardware; Logic gates; Vectors;
Conference_Titel :
Computer Arithmetic (ARITH), 1978 IEEE 4th Symposium on
Conference_Location :
Santa Monica, CA
DOI :
10.1109/ARITH.1978.6155765