Title :
One-phase technology mapping for EPGAs using extended GBDD hash tables
Author :
Yang, Cheng-Hsing ; Chen, Sao-Jie ; Ho, Jan-Ming ; Tsai, Chia-Chun
Author_Institution :
Dept. of Electr. Eng., Nat. Taiwan Univ., Taipei, Taiwan
fDate :
31 May-2 Jun 1995
Abstract :
An efficient and novel algorithm, for technology mapping of electrically programmable gate arrays (EPGAs) is proposed. In this algorithm, the personalization of an uncommitted logic module is done by stuck-at fault and/or bridging fault assignments. This technology mapping algorithm combines decomposition and covering into one phase. In order to carry out Boolean matching fast, an extended GBDD hash table constructed by permuting and bridging inputs of a module is developed to test whether a portion of given combinational logic circuit can be implemented by personalizing a module quickly. Some experimental results on standard benchmarks are reported
Keywords :
Boolean functions; logic CAD; programmable logic arrays; Boolean matching; bridging fault assignments; combinational logic circuit; covering; decomposition; electrically programmable gate arrays; global BDD; one-phase technology mapping; stuck-at fault assignments; technology mapping algorithm; uncommitted logic module personalisation; Circuit faults; Circuit synthesis; Circuit testing; Information science; Libraries; Logic circuits; Logic devices; Logic programming; Logic testing; Programmable logic arrays;
Conference_Titel :
VLSI Technology, Systems, and Applications, 1995. Proceedings of Technical Papers. 1995 International Symposium on
Conference_Location :
Taipei
Print_ISBN :
0-7803-2773-X
DOI :
10.1109/VTSA.1995.524637