DocumentCode :
3366744
Title :
Process Variation Aware Comprehensive Layout Synthesis for Yield Enhancement in Nano-meter CMOS
Author :
Kurihara, Kenichiro ; Iizuka, Tetsuya ; Ikeda, Makoto ; Asada, Kunihiro
Author_Institution :
Univ. of Tokyo, Tokyo
fYear :
2007
fDate :
11-14 Dec. 2007
Firstpage :
1296
Lastpage :
1299
Abstract :
This paper proposes a process variation aware cell layout synthesis for standard cell yield enhancement considering lithographic process variation. We evaluated the catastorphic defects of intra-cell routing in defocus and exposure dose conditions, modeled a fault probability in overall process window and select the optimum layout in comprehensively generated layouts of a logic cells. Experimental results demonstrated that the best case layout showed 15 times improvement over the worst case layout in terms of the fault probability. assuming defocus and exposure dose distribute within 100nm and 5% for 65nm CMOS process.
Keywords :
CMOS integrated circuits; nanolithography; lithographic process variation; logic cells; nano-meter CMOS; process variation aware cell layout synthesis; standard cell yield enhancement; CMOS process;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Circuits and Systems, 2007. ICECS 2007. 14th IEEE International Conference on
Conference_Location :
Marrakech
Print_ISBN :
978-1-4244-1377-5
Electronic_ISBN :
978-1-4244-1378-2
Type :
conf
DOI :
10.1109/ICECS.2007.4511235
Filename :
4511235
Link To Document :
بازگشت