DocumentCode :
3367159
Title :
Towards an unified IP verification and robustness analysis platform
Author :
Hély, David ; Beroulle, Vincent ; Lu, Feng ; Garcia, José Ramon Oya
Author_Institution :
LCIS, Grenoble Inst. of Technol., Valence, France
fYear :
2011
fDate :
13-15 April 2011
Firstpage :
53
Lastpage :
58
Abstract :
In this work, we propose to develop and to combine in a same tool functional verification and robustness analysis of IP cores. The overall purpose of this methodology unifying functional verification and robustness analysis is to help designers in getting more quickly “first right time” hardened IP designs. Indeed, re-using the results of the functional verification analysis, i.e. mutation score, will help us to analyze more quickly the IP robustness. In this paper, we discuss about the synthesizable Mutation Function performing the transient fault injection. We focus on its efficiency to model realistic transient faults and to fit with the already existing Aligator platform performing the functional verification analysis of digital IP.
Keywords :
electronic engineering computing; formal verification; industrial property; logic design; Aligator platform; IP robustness analysis; IP verification; functional verification analysis; intellectual property; mutation score; transient fault injection; Analytical models; Circuit faults; Instruments; Integrated circuit modeling; Registers; Robustness; Transient analysis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design and Diagnostics of Electronic Circuits & Systems (DDECS), 2011 IEEE 14th International Symposium on
Conference_Location :
Cottbus
Print_ISBN :
978-1-4244-9755-3
Type :
conf
DOI :
10.1109/DDECS.2011.5783046
Filename :
5783046
Link To Document :
بازگشت