DocumentCode :
3367245
Title :
Building Ultra-Low-Power Low-Frequency Digital Circuits with High-Speed Devices
Author :
Bol, David ; Ambroise, Renaud ; Flandre, Denis ; Legat, Jean-Didier
Author_Institution :
Univ. Catholique de Louvain, Louvain-la-Neuve
fYear :
2007
fDate :
11-14 Dec. 2007
Firstpage :
1404
Lastpage :
1407
Abstract :
Leakage current is the main source of power dissipation in low-frequency digital circuits implemented in deep submicron processes. This contribution introduces a novel active-mode leakage reduction technique for Ultra-Low-Power (ULP) low-frequency applications. It is based on the ULP CMOS logic style achieving negative-VGS self-biasing. ULP logic gates have static current reduced by several orders of magnitude. For a commercial 0.13-¿m technology, power consumption of ULP gates at low frequencies is lower than standard CMOS counterparts even considering high-VT devices, subthreshold operation and reverse body biasing. ULP gates are shown to be very stable against process, voltage and temperature variations.
Keywords :
CMOS logic circuits; leakage currents; low-power electronics; ULP CMOS logic; ULP logic gates; active-mode leakage reduction technique; high-speed devices; leakage current; power consumption; power dissipation; reverse body biasing; size 0.13 mum; submicron processes; subthreshold operation; temperature variations; ultra-low-power low-frequency digital circuits; voltage variations; CMOS logic circuits; CMOS technology; Digital circuits; Energy consumption; Frequency; Leakage current; Logic devices; Logic gates; Power dissipation; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Circuits and Systems, 2007. ICECS 2007. 14th IEEE International Conference on
Conference_Location :
Marrakech
Print_ISBN :
978-1-4244-1377-5
Electronic_ISBN :
978-1-4244-1378-2
Type :
conf
DOI :
10.1109/ICECS.2007.4511262
Filename :
4511262
Link To Document :
بازگشت