DocumentCode :
3368798
Title :
Joint code-encoder-decoder design for LDPC coding system VLSI implementation
Author :
Zhong, Hao ; Zhang, Tong
Author_Institution :
Dept. of Electr. Comput. & Syst. Eng., Rensselaer Polytech. Inst., Troy, NY, USA
Volume :
2
fYear :
2004
fDate :
23-26 May 2004
Abstract :
This paper presents a design approach for low-density parity-check (LDPC) coding system hardware implementation by jointly conceiving irregular LDPC code construction and VLSI implementations of encoder and decoder. The key idea is to construct good irregular LDPC codes subject to two constraints that ensure the effective LDPC encoder and decoder hardware implementations. We propose a heuristic algorithm to construct such implementation-aware irregular LDPC codes that can achieve very good error correction performance. The encoder and decoder hardware architectures are correspondingly presented.
Keywords :
VLSI; codecs; error correction; parity check codes; VLSI implementation; decoder hardware architecture; encoder hardware architecture; error correction; hardware implementation; heuristic algorithm; joint code-encoder-decoder design; low density parity check coding system; Decoding; Design engineering; Design optimization; Encoding; Error correction codes; Hardware; Heuristic algorithms; Parity check codes; Systems engineering and theory; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2004. ISCAS '04. Proceedings of the 2004 International Symposium on
Print_ISBN :
0-7803-8251-X
Type :
conf
DOI :
10.1109/ISCAS.2004.1329290
Filename :
1329290
Link To Document :
بازگشت