DocumentCode :
3369686
Title :
Through Silicon Via technology using tungsten metallization
Author :
Parès, G. ; Bresson, N. ; Minoret, S. ; Lapras, V. ; Brianceau, P. ; Lugand, J.F. ; Anciant, R. ; Sillon, N.
Author_Institution :
LETI, CEA, Grenoble, France
fYear :
2011
fDate :
2-4 May 2011
Firstpage :
1
Lastpage :
4
Abstract :
Through Silicon Vias (TSV) is a very promising technology in advanced packaging, for the replacement of wire bonding. This technology is becoming mandatory for fully integrated products such as SiP, SoP, 3D components integration (e.g memory stacking), or MEMS structure packaging. Different alternatives are currently investigated such as via-first or via-last. Into the via-first family two different approaches can be considered. The TSV´s can be done before the FEOL (pre-process approach) or in-between the FEOL and the BEOL (mid process approach). Each solution has advantages and drawbacks depending on the final application in particular. In a first part of this paper the tungsten mid-process TSV technology will be presented and briefly compared to the copper mid-process approaches. Then, the process of the tungsten TSV fabrication will be detailed and morphological characterizations will be presented. We will focus on two specific parts of the process which have been specifically optimized for the tungsten TSV technology: the low temperature insulation oxide and the tungsten deposition-etch back sequence to fill the vias. The results of those optimizations will be presented and discussed. Last, we will introduce the electrical test vehicle used in this work and present the main results regarding via resistances. Some specific recommendations will by proposed in term of design and integration rules in relation with the process constraints.
Keywords :
metallisation; three-dimensional integrated circuits; tungsten; electrical test vehicle; low temperature insulation oxide; through silicon via technology; tungsten TSV fabrication; tungsten deposition-etch back sequence; tungsten metallization; via resistances; Copper; Filling; Films; Silicon; Three dimensional displays; Through-silicon vias; Tungsten; 3D integration; DRIE; SACVD; TSV; Tungsten; Via-mid;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
IC Design & Technology (ICICDT), 2011 IEEE International Conference on
Conference_Location :
Kaohsiung
ISSN :
Pending
Print_ISBN :
978-1-4244-9019-6
Type :
conf
DOI :
10.1109/ICICDT.2011.5783204
Filename :
5783204
Link To Document :
بازگشت