Title :
An efficient FPGA implementation of advanced encryption standard algorithm
Author :
Wang, Shuenn-Shyang ; Ni, Wan-Sheng
Author_Institution :
Dept. of Electr. Eng., Tatung Univ., Taipei, Taiwan
Abstract :
Reprogrammable devices such as Field Programmable Gate Arrays (FPGA) are highly attractive options for hardware implementations of cryptographic algorithm. This paper proposes an efficient FPGA implementation of advanced encryption standard (AES). An AES encryptor is designed and implemented in FPGA, which is shown to be more efficient than published approaches. An AES decryptor is also designed and integrated with the AES encryptor to yield a full functional AES en/decryptor. The proposed implementation is efficient and suitable for hardware-critical applications.
Keywords :
cryptography; field programmable gate arrays; table lookup; FPGA; FPGA implementation; advanced encryption standard algorithm; advanced encryption standard encryptor; cryptographic algorithm; field programmable gate arrays; hardware applications; hardware implementations; reprogrammable devices; Algorithm design and analysis; Application software; Assembly; Costs; Cryptography; Field programmable gate arrays; Hardware; Software algorithms; Table lookup; Throughput;
Conference_Titel :
Circuits and Systems, 2004. ISCAS '04. Proceedings of the 2004 International Symposium on
Print_ISBN :
0-7803-8251-X
DOI :
10.1109/ISCAS.2004.1329342