DocumentCode :
3369700
Title :
Statistical delay calculation with Multiple Input Simultaneous Switching
Author :
Tang, Qin ; Zjajo, Amir ; Berkelaar, Michel ; Van der Meijs, Nick
Author_Institution :
Circuits & Syst. Group, Delft Univ. of Technol., Delft, Netherlands
fYear :
2011
fDate :
2-4 May 2011
Firstpage :
1
Lastpage :
4
Abstract :
The increasing process variations which goes along with the continuing CMOS technology shrinking necessitate accurate statistical timing analysis. Multiple Input Simultaneous Switching (MISS) is simplified to Single Input Switching (SIS) in most of the recent approaches, which introduces significant errors in Statistical Static Timing Analysis (SSTA). Hence, we propose a new modeling and statistical analysis method to capture statistical gate delay variations, able to accurately handle MISS. Experiment results obtained with a 45 nm technology show that our approach accurately obtains not only mean and standard deviation, but also the third moment, skewness.
Keywords :
CMOS integrated circuits; statistical analysis; timing; CMOS technology; multiple input simultaneous switching; single input switching; size 45 nm; statistical gate delay variations; statistical static timing analysis; statistical timing analysis; Analytical models; Computational modeling; Delay; Logic gates; Mathematical model; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
IC Design & Technology (ICICDT), 2011 IEEE International Conference on
Conference_Location :
Kaohsiung
ISSN :
Pending
Print_ISBN :
978-1-4244-9019-6
Type :
conf
DOI :
10.1109/ICICDT.2011.5783205
Filename :
5783205
Link To Document :
بازگشت