DocumentCode :
3370056
Title :
A 8-bit 50-Msamples/s switched-current pipelined ADC with residue generator and interlaced stage
Author :
Sung, Guo-Ming ; Lai, Ying-Tzu
Author_Institution :
Dept. of Electr. Eng., Nat. Taipei Univ. of Technol., Taipei, Taiwan
fYear :
2011
fDate :
2-4 May 2011
Firstpage :
1
Lastpage :
4
Abstract :
This paper presents a 8-bit 50-MHz sampling rate switched-current pipelined analog-to-digital converter (ADC) in a standard 0.35-μm 2P4M CMOS process. Not only a new residue generator is proposed to cancel the sub-DAC circuit, but also an interlaced arrangement is adopted to improve the transmission error in a seven-stage pipelined ADC. That is, the odd stage adopts the traditional structure and the even stage employs the proposed residue generator. The simulated results reveal that power dissipation is 160mW and sampling rate is 50 MHz at a supply voltage of 3.3 V. As a sinusoidal waveform with 1 MHz sampling rate is adopted, a signal to noise distortion ratio (SNDR) of 48 dB and an effective number of bits (ENOB) of 7.7 bits are demonstrated. Additionally, the differential nonlinearity (DNL) of -0.4 LSB ~ +0.3 LSB and the integral nonlinearity (INL) of -0.7 LSB ~ +0.8 LSB are presented with a chip area of roughly 1.59 × 1.63 mm2.
Keywords :
CMOS digital integrated circuits; analogue-digital conversion; 2P4M CMOS process; ADC; differential nonlinearity; interlaced stage; pipelined analog-to-digital converter; residue generator; size 0.35 mum; switched-current pipelined ADC; transmission error; word length 8 bit; Computer architecture; Delay; Generators; Impedance; Microprocessors; Switches; Switching circuits; Switched-current; pipelined analog-to-digital converter; residue generator;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
IC Design & Technology (ICICDT), 2011 IEEE International Conference on
Conference_Location :
Kaohsiung
ISSN :
Pending
Print_ISBN :
978-1-4244-9019-6
Type :
conf
DOI :
10.1109/ICICDT.2011.5783226
Filename :
5783226
Link To Document :
بازگشت