DocumentCode :
3370753
Title :
UML-based analysis of embedded systems using a mapping to VHDL
Author :
McUmber, William E. ; Cheng, Betty H C
Author_Institution :
Dept. of Comput. Sci. & Eng., Michigan State Univ., East Lansing, MI, USA
fYear :
1999
fDate :
1999
Firstpage :
56
Lastpage :
63
Abstract :
Methods for developing and modeling embedded systems and rigorously verifying behavior before committing to code are increasingly important. A number of object-oriented techniques and notations have been introduced but recently, it appears that the Unified Modeling Language (UML) could be a notation broad enough in scope to represent a variety of domains and gain widespread use. Currently, however, UML is only a notation, with no formal semantics attached to the individual diagrams. In order to address this problem, we have developed a framework for deriving VHDL specifications from the class and state diagrams in order to capture the structure and the behavior of embedded systems. The derived VHDL specifications enable us to perform behavior simulation of the UML models
Keywords :
diagrams; embedded systems; hardware description languages; programming language semantics; specification languages; UML model behaviour simulation; UML to VHDL mapping; UML-based analysis; Unified Modeling Language; VHDL specification derivation; class diagrams; diagram formal semantics; embedded systems; notation; object-oriented techniques; rigorous behaviour verification; state diagrams; Computer science; Electrical capacitance tomography; Electronic switching systems; Embedded software; Embedded system; Engines; Software debugging; Software systems; Testing; Unified modeling language;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
High-Assurance Systems Engineering, 1999. Proceedings. 4th IEEE International Symposium on
Conference_Location :
Washington, DC
Print_ISBN :
0-7695-0418-3
Type :
conf
DOI :
10.1109/HASE.1999.809475
Filename :
809475
Link To Document :
بازگشت