DocumentCode :
3370795
Title :
GF(2K) multipliers based on Montgomery Multiplication Algorithm
Author :
Fournaris, A.P. ; Koufopavlou, O.
Author_Institution :
Dept. of Electr. & Comput. Eng., Patras Univ., Greece
Volume :
2
fYear :
2004
fDate :
23-26 May 2004
Abstract :
Finite Field arithmetic is becoming increasingly a very prominent solution for calculations in many applications. The most demanding Finite Field arithmetic operation is multiplication. In this paper two Finite Field multiplier architectures and VLSI implementations are proposed using the Montgomery Multiplication Algorithm. The first architecture (Folded) is optimized in order to minimize the silicon covered area (gate count) and the second (Pipelined) is optimized in order to reduce the multiplication time delay. Both architectures are measured in terms of gate count-chip covered area and multiplication time delay and have more than adequate results in comparison with other known multipliers.
Keywords :
Galois fields; VLSI; algorithm theory; delays; digital arithmetic; multiplying circuits; GF(2K) multiplier; Montgomery multiplication algorithm; VLSI implementation; finite field arithmetic operation; finite field multiplier architecture; gate count chip covered area; multiplication time delay; Arithmetic; Cryptography; Equations; Galois fields; Hardware; Inspection; Logic gates; Polynomials; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2004. ISCAS '04. Proceedings of the 2004 International Symposium on
Print_ISBN :
0-7803-8251-X
Type :
conf
DOI :
10.1109/ISCAS.2004.1329405
Filename :
1329405
Link To Document :
بازگشت