DocumentCode :
3371166
Title :
An all-digital 50% duty-cycle corrector
Author :
Wang, Yi-Ming ; Wang, Jinn-Shyan
Author_Institution :
Dept. of Electr. Eng., Chung-Cheng Univ., Chia-Yi, Taiwan
Volume :
2
fYear :
2004
fDate :
23-26 May 2004
Abstract :
A new 50% duty-cycle corrector (DCC), designed with a purely digital technique, is presented in this paper. The novel features of the proposed DCC includes a higher reliability due to the use of the all-digital technique, a larger operating frequency range, a wider acceptable duty-cycle range for the input clock, and a faster duty-cycle correction speed, compared to conventional DCC´s. The output clock has a fixed rising edge, which makes the new DCC more easily to cooperate with a delay locked loop because the locked phase will not be affected by the operation of duty-cycle correction. When designed with a 0.25-μm CMOS technology, the acceptable duty-cycle of the input signal ranges from 2% to 98% when the clock frequency is 400 MHz and the correction operation spends only 1.5 clock cycles with the corrected duty-cycle varying from 48.8% to 52.2%.
Keywords :
CMOS digital integrated circuits; delay lock loops; integrated circuit design; integrated circuit reliability; 0.25 micron; 400 MHz; CMOS technology; all digital technique; clock frequency; complementary metal oxide semiconductor; delay locked loop; duty cycle correction speed; duty cycle corrector; locked phase; CMOS technology; Clocks; Delay lines; Flip-flops; Frequency; Phase locked loops; Pulse generation; SDRAM; Signal design; Switched capacitor circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2004. ISCAS '04. Proceedings of the 2004 International Symposium on
Print_ISBN :
0-7803-8251-X
Type :
conf
DOI :
10.1109/ISCAS.2004.1329424
Filename :
1329424
Link To Document :
بازگشت