DocumentCode :
3372439
Title :
HW/SW co-design for multi-core system on ESL virtual platform
Author :
Chuang, I-Yao ; Fan, Tso-Yi ; Lin, Chi-Hung ; Liu, Chun-Nan ; Yeh, Jen-Chieh
Author_Institution :
Inf. & Commun. Res. Labs., Ind. Technol. Res. Inst., Hsinchu, Taiwan
fYear :
2011
fDate :
25-28 April 2011
Firstpage :
1
Lastpage :
4
Abstract :
Multi-core system and the associated software parallelization techniques have become one of the major trends of SoC design. A multi-core system with high hardware efficiency and software parallelism has the potential of achieving higher system performance and lower power consumption. This paper reveals how system performance prediction and analysis for multi-core system can be done at early design stage before having implemented the real chip by adopting ESL design methods and virtual platform techniques that has high timing accuracy and simulation speed. Based on the multi-core ESL virtual platform, we have performed one to eight DSP-cores system performance analysis and obtained the performance trend observation. Moreover, the software parallelization experiments to observe the performance improvement are explored.
Keywords :
circuit simulation; digital signal processing chips; hardware-software codesign; multiprocessing systems; parallel processing; system-on-chip; video signal processing; DSP-core system performance analysis; ESL virtual platform; SoC design; hardware efficiency; hardware-software codesign; multicore system; power consumption; simulation speed; software parallelism; software parallelization techniques; system performance prediction; timing accuracy; video processing; Decoding; Hardware; Memory management; Multicore processing; Software; System performance;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, Automation and Test (VLSI-DAT), 2011 International Symposium on
Conference_Location :
Hsinchu
ISSN :
Pending
Print_ISBN :
978-1-4244-8500-0
Type :
conf
DOI :
10.1109/VDAT.2011.5783598
Filename :
5783598
Link To Document :
بازگشت