DocumentCode :
3372637
Title :
Bit-Error Rate Estimation for Bang-Bang Clock and Data Recovery Circuit in High-Speed Serial Links
Author :
Dongwoo Hong ; Kwang-Ting Cheng
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of California, Santa Barbara, CA
fYear :
2008
fDate :
April 27 2008-May 1 2008
Firstpage :
17
Lastpage :
22
Abstract :
Clock and data recovery (CDR) circuits incorporating a bang-bang (BB) phase detector have been widely adopted in high-speed serial links due to their advantages in high speed implementations. However, the heavily non-linear nature of the BB phase detector makes the analysis of the CDR loop difficult. In this paper, we propose a new technique for accurate and efficient estimation of the bit- error rate (BER) for BB CDR circuits. The technique estimates the BER based on the spectral information of jitter and the jitter transfer characteristics of the BB CDR circuit. It eliminates the conventional BER measurement process and, thus, substantially accelerates the jitter tolerance test. In addition, this technique offers insights into the behavior of the non-linear CDR loop and the contribution of the jitter to the BER. We present simulation results that demonstrate the potential usefulness of the method.
Keywords :
error statistics; jitter; phase detectors; synchronisation; telecommunication links; bang-bang clock and data recovery circuit; bang-bang phase detector; bit-error rate estimation; high-speed serial links; jitter tolerance test; jitter transfer characteristics; Bit error rate; Circuit testing; Clocks; Detectors; Frequency estimation; Jitter; Phase detection; Phase estimation; USA Councils; Very large scale integration; BER Estimation; Bang-Bang CDR;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium, 2008. VTS 2008. 26th IEEE
Conference_Location :
San Diego, CA
ISSN :
1093-0167
Print_ISBN :
978-0-7695-3123-6
Type :
conf
DOI :
10.1109/VTS.2008.21
Filename :
4511690
Link To Document :
بازگشت