DocumentCode :
3373146
Title :
Failure analysis on plasma charging induced damage due to effect of circuit layout & device structure marginality
Author :
Chow, Fong Ling ; Chin, Aaron
Author_Institution :
Syst. on Silicon Manuf. Co. Pte. Ltd., Singapore, Singapore
fYear :
2012
fDate :
2-6 July 2012
Firstpage :
1
Lastpage :
5
Abstract :
Failure analysis on low yield cases revealed different degrees of fused polysilicon gate damage on specific CMOS circuit layout and device structure. Non-uniformity of plasma density during plasma related process has induced trapped charges in the gate oxide especially on circuit layout with large metal line perimeters and small poly gate structure. Trapped charges could become the catalyst to cause fused polysilicon gate when it is subjected to non-optimized external electrical voltage biasing condition which carries large voltage spike during transient state when integrated chip is powered up. A series of investigation was carried out in this paper to explore the failure mechanisms seen on these circuit design layouts and device structures.
Keywords :
circuit layout; failure analysis; network synthesis; circuit design layout; device structure marginality; failure analysis; failure mechanism; fused polysilicon gate damage; gate oxide; induced trapped charges; integrated chip; nonoptimized external electrical voltage biasing condition; nonuniformity; plasma charging induced damage; plasma density; plasma related process; small poly gate structure; specific CMOS circuit layout; transient state; voltage spike; Failure analysis; Layout; Logic gates; MOSFETs; Plasmas; Silicon;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Physical and Failure Analysis of Integrated Circuits (IPFA), 2012 19th IEEE International Symposium on the
Conference_Location :
Singapore
ISSN :
1946-1542
Print_ISBN :
978-1-4673-0980-6
Type :
conf
DOI :
10.1109/IPFA.2012.6306285
Filename :
6306285
Link To Document :
بازگشت