DocumentCode :
3373314
Title :
Characterization of VLSI circuit interconnect heating and failure under ESD conditions
Author :
Banerjee, Kaustav ; Amerasekera, Ajith ; Hu, Chenming
Author_Institution :
Interconnect Reliability Lab., California Univ., Berkeley, CA, USA
fYear :
1996
fDate :
April 30 1996-May 2 1996
Firstpage :
237
Lastpage :
245
Abstract :
The high current and ESD effects on VLSI interconnect metallization have been characterized and a model for heating under ESD conditions is presented. It is shown that thermal breakdown occurs when the resistances increase by a factor of >3.6 due to melting of metal lines. After the metal is molten, the thermal stress is required to exceed the fracture strength of the oxide/nitride layers in order for the overlying dielectric to be cracked and an open circuit to take place. The critical failure current is strongly influenced by the metal thickness and thermal capacity. It is shown that for current pulses below the failure threshold, the metal will return to its original solid state with no change in DC resistance, but it will have a lower electromigration lifetime. This is a potential latent failure. The model is applied to derive relations between critical current, line width and pulse width for determining design guidelines for ESD and I/O buffer interconnects.
Keywords :
VLSI; electromigration; electrostatic discharge; failure analysis; integrated circuit interconnections; integrated circuit metallisation; integrated circuit reliability; integrated circuit testing; thermal stresses; ESD conditions; I/O buffer interconnects; VLSI circuit interconnect; critical current; critical failure current; electromigration lifetime; failure; failure threshold; fracture strength; interconnect heating; latent failure; line width; metal line melting; metallization; open circuit; pulse width; thermal breakdown; thermal capacity; thermal stress; Dielectrics; Electric breakdown; Electrostatic discharge; Heating; Integrated circuit interconnections; Metallization; Thermal factors; Thermal resistance; Thermal stresses; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Reliability Physics Symposium, 1996. 34th Annual Proceedings., IEEE International
Conference_Location :
Dallas, TX, USA
Print_ISBN :
0-7803-2753-5
Type :
conf
DOI :
10.1109/RELPHY.1996.492126
Filename :
492126
Link To Document :
بازگشت