DocumentCode :
3373365
Title :
An All-Digital High-Precision Built-In Delay Time Measurement Circuit
Author :
Tsai, Ming-Chien ; Cheng, Ching-Hwa ; Yang, Chiou-Mao
Author_Institution :
Dept. of Electron. Eng., Feng-Chia Univ., Taichung
fYear :
2008
fDate :
April 27 2008-May 1 2008
Firstpage :
249
Lastpage :
254
Abstract :
Delay testing has become a major issue for manufacturing advanced systems on a chip. Automatic test equipment and scan techniques are usually applied in delay testing. However, the circuits under test have many circuit paths and dependent input patterns; it is hard to measure delay times accurately, especially when debugging small delay defects. We propose a built-in delay measurement (BIDM) circuit that is modified from Vernier delay lines. All digitally designed BIDMs with small area overhead can be easily embedded within testing circuits. BIDMs can be used to record the data propagation delay times within circuit path segments, for delay testing, diagnosis, and calibration requirements internal to the chip. Our BIDM was implemented in a 32bit error correction circuit by a chip using TSMC 0.18u technology. The instruments measured results showing that the BIDM chip correctly reported the CUT segment path delay times. The chip measurement results were a 95.83% match to the postlayout SPICE simulation values. This BIDM makes it possible to debug small delay defects in chips.
Keywords :
built-in self test; logic testing; system-on-chip; Vernier delay line; built-in delay measurement circuit; data propagation delay time; system on chip; Automatic test equipment; Automatic testing; Circuit testing; Debugging; Delay effects; Manufacturing; Propagation delay; Semiconductor device measurement; System testing; Time measurement;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium, 2008. VTS 2008. 26th IEEE
Conference_Location :
San Diego, CA
ISSN :
1093-0167
Print_ISBN :
978-0-7695-3123-6
Type :
conf
DOI :
10.1109/VTS.2008.25
Filename :
4511731
Link To Document :
بازگشت