DocumentCode :
3373983
Title :
Challenges in the analysis of VHDL
Author :
Bernstein, David B. ; Charness, David ; Farrow, Rodney
Author_Institution :
Vantage Anal. Syst. Inc., Fremont, CA, USA
fYear :
1992
fDate :
7-10 Sep 1992
Firstpage :
740
Lastpage :
745
Abstract :
VHSIC hardware description language (VHDL) is a rich and complex formal language. Its many constructs allow for a wide description of hardware behavior. Many of the features, however, require semantics which are often difficult or expensive to properly analyze. The authors discuss several of these features, explaining why they exist, why they are hard to implement, and some strategies for easing their use
Keywords :
circuit CAD; specification languages; VHDL; VHSIC hardware description language; formal language; Assembly systems; Binary codes; Computer languages; Formal languages; Handicapped aids; Hardware design languages; Information analysis; Libraries; Process design; Very high speed integrated circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 1992., EURO-VHDL '92, EURO-DAC '92. European
Conference_Location :
Hamburg
Print_ISBN :
0-8186-2780-8
Type :
conf
DOI :
10.1109/EURDAC.1992.246181
Filename :
246181
Link To Document :
بازگشت