Title :
High speed S-box architecture for Advanced Encryption Standard
Author :
Rachh, Rashmi Ramesh ; Mohan, P. V Ananda ; Anami, B.S.
Author_Institution :
Dept. of Comput. Sci., KLESCET, Belgaum, India
Abstract :
This paper presents a high speed architecture for composite field arithmetic based SubBytes transformation (S-box) used in Advanced Encryption Standard (AES) encryption. The proposed architecture is derived by extending the pre-computation technique suggested recently by Liu and Parhi to a recently proposed architecture of AES S-box due to Rashmi, Mohan and Anami. The proposed design of S-box is shown to have the shortest critical path with moderate gate count requirement compared to the known composite field based S-box designs described in literature. The FPGA implementation results using Xilinx XC2V6000-6 are also provided to substantiate the claimed reduction in critical path of AES S-box.
Keywords :
cryptography; field programmable gate arrays; FPGA implementation; Xilinx XC2V6000-6; advanced encryption standard; composite field arithmetic based SubBytes transformation; composite field based S-box designs; high speed S-box architecture; shortest critical path; Computer architecture; Delay; Encryption; Field programmable gate arrays; Logic gates; Multiplexing; Throughput; Advanced Encryption Standard; Composite field arithmetic; Encryption;
Conference_Titel :
Internet Multimedia Systems Architecture and Application (IMSAA), 2011 IEEE 5th International Conference on
Conference_Location :
Bangalore, Karnataka
Print_ISBN :
978-1-4577-1329-3
DOI :
10.1109/IMSAA.2011.6156342