DocumentCode :
3374444
Title :
Fast fault simulation in combinational circuits: an efficient data structure, dynamic dominators and refined check-up
Author :
Becker, Bernd ; Hahn, Ralf ; Krieger, Rolf
Author_Institution :
Johann Wolfgang Goethe-Univ., Frankfurt, Germany
fYear :
1992
fDate :
7-10 Sep 1992
Firstpage :
436
Lastpage :
441
Abstract :
Several methods accelerating fault simulation for combinational circuits using parallel pattern evaluation are presented. All methods make use of a very efficient data structure which allows the easy recognition of special situations that can be used to avoid a lot of gate evaluations during explicit fault simulation. An implementation of the concepts shows that the resulting fault simulation algorithm is very fast. The proposals and the improved data structure considerably enhance the performance of the standard algorithm
Keywords :
combinatorial circuits; data structures; fault location; logic CAD; combinational circuits; data structure; dynamic dominators; parallel pattern evaluation; refined check-up; Acceleration; Circuit faults; Circuit simulation; Circuit testing; Combinational circuits; Computational modeling; Data structures; Proposals; System testing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 1992., EURO-VHDL '92, EURO-DAC '92. European
Conference_Location :
Hamburg
Print_ISBN :
0-8186-2780-8
Type :
conf
DOI :
10.1109/EURDAC.1992.246207
Filename :
246207
Link To Document :
بازگشت