DocumentCode :
3374475
Title :
SPADES: a simulator for path delay faults in sequential circuits
Author :
Pomeranz, Irith ; Reddy, Lakshmi N. ; Reddy, Sudhakar M.
Author_Institution :
Dept. of Electr. & Comput. Eng., Iowa Univ., IA, USA
fYear :
1992
fDate :
7-10 Sep 1992
Firstpage :
428
Lastpage :
435
Abstract :
A fault simulator for path delay faults in synchronous sequential circuits is described, where a test sequence is considered under different combinations of slow and fast clock cycles (clocking schemes). The features of the simulator are: (1) multiple clocking schemes used for the application of a given test sequence are considered in parallel, allowing fast fault simulation for a given sequence, to obtain the highest fault coverage achieveable by every sequence; (2) during the simulation process, it is possible to determine the clocking scheme so as to minimize the number of different clocking schemes to be used with the sequence, without compromising the fault coverage; and (3) a path representation scheme that allows efficient access to path delay faults detected by previous tests is used. Experimental results are presented to demonstrate these features and their effectiveness
Keywords :
delays; fault location; logic CAD; sequential circuits; SPADES; clock cycles; multiple clocking schemes; path delay faults; path representation scheme; sequential circuits; simulator; test sequence; Circuit faults; Circuit simulation; Circuit testing; Clocks; Computational modeling; Delay; Fault detection; Flip-flops; Sequential analysis; Sequential circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 1992., EURO-VHDL '92, EURO-DAC '92. European
Conference_Location :
Hamburg
Print_ISBN :
0-8186-2780-8
Type :
conf
DOI :
10.1109/EURDAC.1992.246208
Filename :
246208
Link To Document :
بازگشت